Due: May 7, 2018 6:00PM. Homework will not be received after due. Homework submission file should be in pdf format and file name should be EE288HW6\_yourname.

In this homework, you will build a fully differential 1.5-bit pipeline stage. There are two goals for this homework problem. First goal is to create a functional 1.5-bit stage design using ideal references, ideal clocks and an ideal MDAC. You can use the comparators in HW4, but you have to create subADC logic. Use the simulation setup in the schematic cell "EE288HW6" in ee288lib as your baseline design.



Second goal is to choose proper switches in MDAC implementation. The baseline schematic includes ideal switches ("IDEAL\_sw" cell) for MDAC operation. Your goal is to achieve the best possible 2x gain linearity after replacing the ideal switches with CMOS switches and boosted switches you designed in HW3. To make it easy for replacing switches in MDAC, CMOS\_sw and Boost\_sw symbols have been included in ee288lib. You will have to build the corresponding schematics for CMOS\_sw and Boost\_sw.

For the comparator circuits in sub-ADC, the timing of the clocked comparator should be carefully chosen so that you can sample the input signal to both the comparators and the MDAC during ph1 and make the gain of 2 amplification during ph2 as described in the schematic.

Assume the following design constraint and the parameter values for you design.

VDD = 1.8V

vrefp = 1.4V and vrefm = 0.4V

Input signal range  $0.4V \sim 1.4V$ 

VCMI = VCMO = 0.9V

VFS = VSIG AMP = 0.5V

VFS\_4 = 125mV for normal operation mode, VFS\_4 = 600mV for MDAC in 2X gain mode Sampling clock pulse, fs = 100 MHz

Input signal frequency at fin = (cycles/N) \* fs where cycles = 7 and N = 64 for 64-point FFT

All capacitor values used in comparators, MDAC, and loading cap should be 100fF. Refer to various parameter values for the ideal opamp as shown in below ADE-L Design Variables.



To test the functionality of the MDAC and the stage operation,

- 1. Set VFS\_4 = 125mV initially for normal mode of MDAC operation. Measure the amplitude of transient input signal just before ph1 goes low and then measure the MDAC output signal during ph2 when the signal is settled. Prove that result agrees with the value if the circuit operates correctly.
- 2. Set VFS\_4 = 600mV so that the MDAC works as 2x gain mode all the time. Then, set SIG\_AMP=500mV and run a transient simulation for 699ns in Cadence Spectre and plot the transient waveforms for input and MDAC output signals along with clocks and other relevant signals in white background. Then plot a frequency spectrum of the MDAC output using Cadence Spectrum measurement. The sample duration should be 59ns to 669ns for 64-point FFT.
- 3. Repeat the 2x gain mode simulations with SIG\_AMP=250mV and 125mV and provide the explanation for the results for 3 different input signal levels.

Summary of what you need to submit electronically:

- 1. Schematics of your design use white background in monochrome. (No color schematic)
- 2. Pipeline stage transient simulation results showing all relevant signal waveforms for normal mode
- 3. Pipeline stage simulation results showing all relevant signal waveforms for 2X gain mode
- 4. FFT plots for the output when the MDAC is in 2X gain mode for 3 different signal levels
- 5. Summary of what you have learned on this homework problem

## Extra Credit (2 points)

Create a functional Verilog-A code set for 1.5bit stage operation. Use the schematic cell "ideal\_1p5stage" in ee288lib as a baseline for the circuit structure for Verilog implementation. To receive the credit points, simulation results should prove that the Verilog codes are working.